

# < DIPIPM > PSS35NC1FT

TRANSFER MOLDING TYPE INSULATED TYPE

#### **OUTLINE**



#### MAIN FUNCTION

CI(Converter + Inverter) type IPM

- 3-phase Inverter
- 3-phase Converter

#### RATING

• Inverter part : 35A/1200V (CSTBT)

#### **APPLICATION**

AC400V three phase motor inverter drive

#### INTEGRATED DRIVE. PROTECTION AND SYSTEM CONTROL FUNCTIONS

• For P-side : Drive circuit, High voltage high-speed level shifting,

Control supply under-voltage protection (UV) without fault signal output

Built-in discrete bootstrap diode chips with current limiting resistor

• For N-side : Drive circuit, Control supply under-voltage protection (UV),

Short circuit protection (SC) by detecting voltage of external shunt resistor

• Fault signaling : Corresponding to SC fault (N-side IGBT) and UV fault (N-side supply)

• Temperature monitoring: Outputting LVIC temperature by analog signal (No self over temperature protection)

Input interface : 5V high active logicUL Recognized : UL1557 File E323585

#### **INTERNAL CIRCUIT**



## TRANSFER MOLDING TYPE INSULATED TYPE

#### **MAXIMUM RATINGS** (T<sub>j</sub> = 25°C, unless otherwise noted)

#### **INVERTER PART**

| Symbol           | Parameter                          | Condition                            | Ratings  | Unit |
|------------------|------------------------------------|--------------------------------------|----------|------|
| Vcc              | Supply voltage                     | Applied between P-NU,NV,NW           | 900      | V    |
| $V_{CC(surge)}$  | Supply voltage (surge)             | Applied between P-NU,NV,NW           | 1000     | V    |
| V <sub>CES</sub> | Collector-emitter voltage          |                                      | 1200     | V    |
| ±I <sub>C</sub>  | Each IGBT collector current        | T <sub>C</sub> = 25°C (Note 1)       | 35       | Α    |
| ±I <sub>CP</sub> | Each IGBT collector current (peak) | T <sub>C</sub> = 25°C, less than 1ms | 70       | Α    |
| $T_j$            | Junction temperature               |                                      | -30~+150 | °C   |

Note1: Pulse width and period are limited due to junction temperature.

#### **CONVERTER PART**

| Symbol           | Parameter                                         | Parameter Condition                              |          | Unit             |
|------------------|---------------------------------------------------|--------------------------------------------------|----------|------------------|
| $V_{RRM}$        | Repetitive peak reverse voltage                   |                                                  | 1600     | V                |
| lo               | DC output current 3-phase full wave rectification |                                                  | 35       | Α                |
| I <sub>FSM</sub> | Surge forward current                             | Peak value of half cycle at 60Hz, Non-repetitive | 350      | Α                |
| I <sup>2</sup> t | I <sup>2</sup> t capability                       | Value for 1 cycle of surge current               | 510      | A <sup>2</sup> s |
| Tj               | Junction temperature                              |                                                  | -30~+150 | °C               |

#### **CONTROL (PROTECTION) PART**

| Symbol          | Parameter                     | Condition                                                                                                                         | Ratings                  | Unit |
|-----------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|
| V <sub>D</sub>  | Control supply voltage        | Applied between V <sub>P1</sub> -V <sub>NC</sub> , V <sub>N1</sub> -V <sub>NC</sub>                                               | 20                       | V    |
| $V_{DB}$        | Control supply voltage        | Applied between V <sub>UFB</sub> -V <sub>UFS</sub> , V <sub>VFB</sub> -V <sub>VFS</sub> , V <sub>WFB</sub> -V <sub>WFS</sub>      | 20                       | V    |
| V <sub>IN</sub> | Input voltage                 | Applied between U <sub>P</sub> ,V <sub>P</sub> ,W <sub>P</sub> ,U <sub>N</sub> , V <sub>N</sub> , W <sub>N</sub> -V <sub>NC</sub> | -0.5~V <sub>D</sub> +0.5 | V    |
| $V_{FO}$        | Fault output supply voltage   | Applied between Fo-V <sub>NC</sub>                                                                                                | -0.5~V <sub>D</sub> +0.5 | V    |
| I <sub>FO</sub> | Fault output current          | Sink current at Fo terminal                                                                                                       | 5                        | mA   |
| V <sub>sc</sub> | Current sensing input voltage | Applied between CIN-V <sub>NC</sub>                                                                                               | -0.5~V <sub>D</sub> +0.5 | V    |

#### **TOTAL SYSTEM**

| Symbol                | Parameter                                                                  | Condition                                                                                           | Ratings  | Unit      |
|-----------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------|-----------|
| V <sub>CC(PROT)</sub> | Self protection supply voltage limit (Short circuit protection capability) | V <sub>D</sub> = 13.5~16.5V, Inverter Part<br>T <sub>i</sub> = 125°C, non-repetitive, less than 2μs | 800      | ٧         |
| T <sub>C</sub>        | Module case operation temperature                                          | (Note 2)                                                                                            | -30~+110 | °C        |
| T <sub>stg</sub>      | Storage temperature                                                        |                                                                                                     | -40~+125 | °C        |
| V <sub>iso</sub>      | Isolation voltage                                                          | 60Hz, Sinusoidal, AC 1min, between connected all pins and heat sink plate                           | 2500     | $V_{rms}$ |

Note2: Measurement point of Tc is described in Fig.1.

Fig. 1 Measurement point of Tc



#### THERMAL RESISTANCE

| Symbol                | Darameter                                    | Condition                           |      | Unit |      |      |
|-----------------------|----------------------------------------------|-------------------------------------|------|------|------|------|
| Symbol Parameter      |                                              | Condition                           | Min. | Тур. | Max. | Unit |
| R <sub>th(j-c)Q</sub> | Junction to case thermal resistance (Note 3) | Inverter IGBT part (per 1/6 module) | -    | -    | 0.95 |      |
| $R_{th(j-c)F}$        |                                              | Inverter FWD part (per 1/6 module)  | -    | -    | 1.30 | K/W  |
| R <sub>th(j-c)R</sub> |                                              | Converter part (per 1/6module)      | -    | -    | 1.10 |      |

Note 3: Grease with good thermal conductivity and long-term endurance should be applied evenly with about +100µm~+200µm on the contacting surface of DIPIPM and heat sink. The contacting thermal resistance between DIPIPM case and heat sink Rth(c-f) is determined by the thickness and the thermal conductivity of the applied grease. For reference, Rth(c-f) is about 0.25K/W (per 1chip, grease thickness: 20µm, thermal conductivity: 1.0W/m•K).

#### TRANSFER MOLDING TYPE **INSULATED TYPE**

#### **ELECTRICAL CHARACTERISTICS** (T<sub>i</sub> = 25°C, unless otherwise noted) **INVERTER PART**

| Cumbal             | Parameter                    | Condition                                                            |                                              |      | Limits |      |      |  |
|--------------------|------------------------------|----------------------------------------------------------------------|----------------------------------------------|------|--------|------|------|--|
| Symbol             | Parameter                    | Cond                                                                 | IIIION                                       | Min. | Тур.   | Max. | Unit |  |
| V                  | Collector-emitter saturation | $V_D = V_{DB} = 15V, V_{IN} = 5V$                                    | I <sub>C</sub> = 35A, T <sub>j</sub> = 25°C  | -    | 1.50   | 2.20 | V    |  |
| $V_{CE(sat)}$      | voltage                      | V <sub>D</sub> -V <sub>DB</sub> - 15V, V <sub>IN</sub> - 5V          | I <sub>C</sub> = 35A, T <sub>j</sub> = 125°C | -    | 1.80   | 2.45 | V    |  |
| $V_{EC}$           | FWDi forward voltage         | V <sub>IN</sub> = 0V, -I <sub>C</sub> = 35A                          |                                              | -    | 2.40   | 3.10 | V    |  |
| t <sub>on</sub>    |                              |                                                                      |                                              | 1.10 | 1.90   | 2.60 | μs   |  |
| t <sub>C(on)</sub> |                              | $V_{CC} = 600V, V_D = V_{DB} = 15V$                                  |                                              | -    | 0.60   | 0.95 | μs   |  |
| t <sub>off</sub>   | Switching times              | I <sub>C</sub> = 35A, T <sub>j</sub> = 125°C, V <sub>IN</sub> = 0↔5V |                                              | -    | 2.70   | 3.80 | μs   |  |
| $t_{C(off)}$       |                              | Inductive Load (upper-lower arm)                                     |                                              | -    | 0.40   | 0.90 | μs   |  |
| t <sub>rr</sub>    |                              |                                                                      |                                              | -    | 0.60   | -    | μs   |  |
| 1                  | Collector-emitter cut-off    | T <sub>j</sub> = 25°C                                                | -                                            | -    | 1      | mΛ   |      |  |
| I <sub>CES</sub>   | current                      | V <sub>CE</sub> =V <sub>CES</sub>                                    | T <sub>j</sub> = 125°C                       | -    | -      | 10   | mA   |  |

#### **CONVERTER PART**

| Symbol Parameter | Danamatan                  | Condition                                   |   | Limits |      |      |
|------------------|----------------------------|---------------------------------------------|---|--------|------|------|
|                  | Parameter                  |                                             |   | Тур.   | Max. | Unit |
| I <sub>RRM</sub> | Repetitive reverse current | V <sub>R</sub> =V <sub>RRM</sub> , Tj=125°C | - | -      | 7.0  | mA   |
| V <sub>F</sub>   | Forward voltage drop       | I <sub>F</sub> =35A                         | - | 1.1    | 1.4  | V    |

#### **CONTROL (PROTECTION) PART**

| Symbol               | Parameter                                  | Condition                                                                                                                         |                                          |       | Limits |       | Unit  |
|----------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------|--------|-------|-------|
| Symbol               | Falametei                                  |                                                                                                                                   |                                          | Min.  | Тур.   | Max.  | Offic |
|                      |                                            | Total of V <sub>P1</sub> -V <sub>NC</sub> , V <sub>N1</sub> -V <sub>NC</sub>                                                      | $V_D = 15V, V_{IN} = 0V$                 | 1     | -      | 4.70  |       |
| I <sub>D</sub>       | Circuit current                            | TOTAL OF VP1-VNC, VN1-VNC                                                                                                         | V <sub>D</sub> =15V, V <sub>IN</sub> =5V | 1     | -      | 4.70  | mA    |
|                      | Circuit current                            | Each part of V <sub>UFB</sub> -V <sub>UFS</sub> ,                                                                                 | $V_D = V_{DB} = 15V$ , $V_{IN} = 0V$     | 1     | -      | 0.55  | IIIA  |
| I <sub>DB</sub>      |                                            | $V_{VFB}$ - $V_{VFS}$ , $V_{WFB}$ - $V_{WFS}$                                                                                     | $V_D = V_{DB} = 15V$ , $V_{IN} = 5V$     | -     | -      | 0.55  |       |
| V <sub>SC(ref)</sub> | Short circuit trip level                   | V <sub>D</sub> = 15V                                                                                                              | (Note 4)                                 | 0.455 | 0.480  | 0.505 | V     |
| $UV_DBt$             | Control supply under-voltage               |                                                                                                                                   | Trip level                               | 10.0  | -      | 12.0  | V     |
| $UV_DBr$             | protection(UV) for P-side of inverter part |                                                                                                                                   | Reset level                              | 10.5  | -      | 12.5  | V     |
| UV <sub>Dt</sub>     | Control supply under-voltage               |                                                                                                                                   | Trip level                               | 10.3  | -      | 12.5  | V     |
| $UV_Dr$              | protection(UV) for N-side of inverter part |                                                                                                                                   | Reset level                              | 10.8  | -      | 13.0  | V     |
| V <sub>OT</sub>      | Temperature Output                         | Pull down R=5.1kΩ, LVIC Tem                                                                                                       | nperature=100°C (Note 5)                 | 2.89  | 3.02   | 3.14  | V     |
| $V_{FOH}$            | Fault output voltage                       | $V_{SC}$ = 0V, $F_O$ terminal pulled u                                                                                            | p to 5V by 10kΩ                          | 4.9   | -      | -     | V     |
| V <sub>FOL</sub>     | Fault output voltage                       | V <sub>SC</sub> = 1V, I <sub>FO</sub> = 1mA                                                                                       |                                          | 1     | -      | 0.95  | V     |
| t <sub>FO</sub>      | Fault output pulse width                   | In case of C <sub>Fo</sub> =22nF                                                                                                  | (Note 6,7)                               | 1.6   | 2.4    | -     | ms    |
| I <sub>IN</sub>      | Input current                              | V <sub>IN</sub> = 5V                                                                                                              |                                          | 0.70  | 1.00   | 1.50  | mA    |
| $V_{th(on)}$         | ON threshold voltage                       | Applied between U <sub>P</sub> ,V <sub>P</sub> ,W <sub>P</sub> ,U <sub>N</sub> , V <sub>N</sub> , W <sub>N</sub> -V <sub>NC</sub> |                                          | -     | -      | 3.5   | V     |
| V <sub>th(off)</sub> | OFF threshold voltage                      |                                                                                                                                   |                                          | 0.8   | -      | -     | V     |
| V <sub>F</sub>       | Bootstrap Di forward voltage               | I <sub>F</sub> =10mA including voltage drop by limiting resistor (Note 8)                                                         |                                          | -     | 0.9    | 1.3   | V     |
| R                    | Built-in limiting resistance               | Included in bootstrap Di                                                                                                          |                                          | 16    | 20     | 24    | Ω     |

Note 4 : SC protection works only for N-side IGBT in inverter part. Please select the external shunt resistance such that the SC trip-level is less than 1.7 times of the

current rating.

5: DIPIPM don't shutdown IGBTs and output fault signal automatically when temperature rises excessively. When temperature exceeds the protective level that user defined, controller (MCU) should stop the DIPIPM. Temperature of LVIC vs. Vot output characteristics is described in Fig. 3.

6: Fault signal Fo outputs when SC or UV protection works for N-side IGBT in inverter part. The fault output pulse-width tro is depended on the capacitance value

of C<sub>FO</sub> (C<sub>FO</sub> =  $t_{FO} \times 9.1 \times 10^{-6}$  [F]). 7: UV protection also works for P-side IGBT in inverter part without fault signal Fo. 8: The characteristics of bootstrap Di is described in Fig.2.





Fig. 3 Temperature of LVIC vs. V<sub>OT</sub> Output Characteristics



#### TRANSFER MOLDING TYPE **INSULATED TYPE**

Fig. 4 Pattern Wiring Around the Analog Voltage Output Circuit [VoT terminal]



- (1) V<sub>OT</sub> outputs the analog signal that is amplified signal of temperature detecting element on LVIC by inverting amplifier.
   (2) It is recommended to insert 5kΩ (5.1kΩ is recommended) pull down resistor for getting linear output characteristics at low temperature below room temperature. When the pull down resistor is inserted between V<sub>OT</sub> and V<sub>NC</sub>(control GND), the extra circuit current, which is calculated approximately by Vor output voltage divided by pull down resistance, flows as LVIC circuit current continuously. In the case of using Vor for detecting high temperature over room temperature only, it is unnecessary to insert the pull down resistor.
- (3) In the case of not using  $V_{\text{OT}}$ , leave  $V_{\text{OT}}$  output NC (No Connection).

Refer the application note for DIPIPM+ series about the usage of  $V_{\text{OT}}$ .

#### **MECHANICAL CHARACTERISTICS AND RATINGS**

| Parameter                    | Condition                    |                     |      | Unit |      |       |
|------------------------------|------------------------------|---------------------|------|------|------|-------|
| Parameter                    |                              |                     | Min. | Тур. | Max. | Unit  |
| Mounting torque              | Mounting screw : M4 (Note 9) | Recommended 1.18N·m | 0.98 | 1.18 | 1.47 | N⋅m   |
| Terminal pulling strength    | 20N load                     | JEITA-ED-4701       | 10   | -    | -    | s     |
| Terminal bending strength    | 90deg bending with 10N load  | JEITA-ED-4701       | 2    | -    | -    | times |
| Weight                       |                              |                     | -    | 40   | -    | g     |
| Heat radiation part flatness |                              | (Note 10)           | -50  | -    | +100 | μm    |

Note 9: Plain washers (ISO 7089~7094) are recommended.

Note 10: Measurement positions of heat radiation part flatness are as below.



#### TRANSFER MOLDING TYPE **INSULATED TYPE**

#### **RECOMMENDED OPERATION CONDITIONS**

| Cumbal                         | Parameter Condition             |                                                                                                                                                                  | Limits                                             |      |      | Unit |      |
|--------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|------|------|------|
| Symbol                         | Parameter                       | Condition                                                                                                                                                        | Condition                                          |      | Тур. | Max. | Unit |
| V <sub>CC</sub>                | Supply voltage                  | Applied between P-NU,NV,NW                                                                                                                                       |                                                    | 0    | 600  | 800  | V    |
| V <sub>D</sub>                 | Control supply voltage          | Applied between V <sub>P1</sub> -V <sub>NC</sub> ,V <sub>N1</sub> -V <sub>NC</sub>                                                                               |                                                    | 13.5 | 15.0 | 16.5 | V    |
| V <sub>DB</sub>                | Control supply voltage          | Applied between V <sub>UFB</sub> -V <sub>UFS</sub> ,V <sub>VFB</sub> -V                                                                                          | <sub>VFS</sub> ,V <sub>WFB</sub> -V <sub>WFS</sub> | 13.0 | 15.0 | 18.5 | V    |
| $\Delta V_D$ , $\Delta V_{DB}$ | Control supply variation        |                                                                                                                                                                  |                                                    | -1   | -    | 1    | V/µs |
| t <sub>dead</sub>              | Arm shoot-through blocking time | For each input signal                                                                                                                                            |                                                    | 3.0  | -    | -    | μs   |
| f <sub>PWM</sub>               | PWM input frequency             | T <sub>C</sub> ≤100°C, T <sub>j</sub> ≤125°C                                                                                                                     | T <sub>C</sub> ≤100°C, T <sub>i</sub> ≤125°C       |      | -    | 20   | kHz  |
| PWIN(on)                       |                                 | I <sub>C</sub> ≤1.7 times of rated current                                                                                                                       | (Note 11)                                          | 1.5  | -    | -    |      |
|                                | Minimum input pulse width       | $0 \le V_{CC} \le 800V$ , $13.5 \le V_D \le 16.5V$ , $13.0 \le V_{DB} \le 18.5V$ , $-20 \le T_C \le 100$ °C, N line wiring inductance less than $10nH$ (Note 12) | Less than rated current                            | 3.0  | -    | -    |      |
| PWIN(off)                      |                                 |                                                                                                                                                                  | From rated current to 1.7 times of rated current   | 3.5  | -    | -    | μs   |
| V <sub>NC</sub>                | V <sub>NC</sub> variation       | Between V <sub>NC</sub> - NU、NV、NW (including surge)                                                                                                             |                                                    | -5.0 | -    | +5.0 | V    |
| Tj                             | Junction temperature            |                                                                                                                                                                  |                                                    | -20  | -    | 125  | °C   |

About Delayed Response Against Shorter Input Off Signal Than PWIN(off) (P side only)



Real line...off pulse width>PWIN(off); turn on time t1 Broken line...off pulse width<PWIN(off); turn on time t2

Note 11: DIPIPM might not make response if the input signal pulse width is less than PWIN(on).

12: DIPIPM might make no response or delayed response (P-side IGBT only) for the input signal with off pulse width less than PWIN(off). Please refer below figure about delayed response.

#### < DIPIPM >

#### PSS35NC1FT

## TRANSFER MOLDING TYPE INSULATED TYPE

#### Fig. 5 Timing Charts of The DIPIPM Protective Functions

[A] Short-Circuit Protection (N-side only with the external shunt resistor and RC filter)

- a1. Normal operation: IGBT ON and outputs current.
- a2. Short circuit current detection (SC trigger)
  - (It is recommended to set RC time constant 1.5~2.0µs so that IGBT shut down within 2.0µs when SC.)
- a3. All N-side IGBT's gates are hard interrupted.
- a4. All N-side IGBTs turn OFF.
- a5. LVIC starts outputting fault signal (fault signal output time is controlled by external capacitor  $C_{\text{FO}}$ )
- a6. Input = "L": IGBT OFF
- a7. Fo finishes output, but IGBTs don't turn on until inputting next ON signal (L→H). (IGBT of each phase can return to normal state by inputting ON signal to each phase.)
- a8. Normal operation: IGBT ON and outputs current.



#### [B] Under-Voltage Protection (N-side, UVD)

- b1. Control supply voltage V<sub>D</sub> exceeds under voltage reset level (UV<sub>Dr</sub>), but IGBT turns ON by next ON signal (L→H). (IGBT of each phase can return to normal state by inputting ON signal to each phase.)
- b2. Normal operation: IGBT ON and outputs current.
- b3.  $V_D$  level drops to under voltage trip level. (UV<sub>Dt</sub>).
- b4. All N-side IGBTs turn OFF in spite of control input condition.
- b5. Fo outputs for the period set by external capacitor  $C_{FO,}$  but output is extended during  $V_D$  keeps below  $UV_{Dr}$ .
- b6.  $V_D$  level reaches  $UV_{Dr}$ .
- b7. Normal operation: IGBT ON and outputs current.



#### < DIPIPM >

## PSS35NC1FT

## TRANSFER MOLDING TYPE INSULATED TYPE

#### [C] Under-Voltage Protection (P-side, UV<sub>DB</sub>)

- c1. Control supply voltage  $V_{DB}$  rises. After the voltage reaches under voltage reset level  $UV_{DBr}$ , IGBT turns on by next ON signal (L $\rightarrow$ H).
- c2. Normal operation: IGBT ON and outputs current.
- c3.  $V_{DB}$  level drops to under voltage trip level (UV<sub>DBt</sub>).
- c4. IGBT of the correspond phase only turns OFF in spite of control input signal level, but there is no Fo signal output.
- c5.  $V_{DB}$  level reaches  $UV_{DBr}$ .
- c6. Normal operation: IGBT ON and outputs current.



Fig. 6 Example of Application Circuit



## TRANSFER MOLDING TYPE INSULATED TYPE

#### Note for the previous application circuit

- (1) If control GND is connected with power GND by common broad pattern, it may cause malfunction by power GND fluctuation. It is recommended to connect control GND and power GND at only a point N1 (near the terminal of shunt resistor).
- (2) It is recommended to insert a Zener diode D1(24V/1W) between each pair of control supply terminals to prevent surge destruction.
- (3) To prevent surge destruction, the wiring between the smoothing capacitor and the P, N1 terminals should be as short as possible. Generally a 0.1-0.22µF snubber capacitor C3 between the P-N1 terminals is recommended.
- (4) R1, C4 of RC filter for preventing protection circuit malfunction is recommended to select tight tolerance, temp-compensated type. The time constant R1C4 should be set so that SC current is shut down within 2μs. (1.5μs~2μs is recommended generally.) SC interrupting time might vary with the wiring pattern, so the enough evaluation on the real system is necessary.
- (5) To prevent malfunction, the wiring of A, B, C should be as short as possible.
- (6) The point D at which the wiring to CIN filter is divided should be near the terminal of shunt resistor. NU, NV, NW terminals should be connected each other at near those three terminals when it is used by one shunt operation. Low inductance SMD type with tight tolerance, temp-compensated type is recommended for shunt resistor.
- (7) All capacitors should be mounted as close to the terminals as possible. (C1: good temperature, frequency characteristic electrolytic type and C2:0.01µ-2µF, good temperature, frequency and DC bias characteristic ceramic type are recommended.)
- (8) Input logic is High-active. There is a 3.3kΩ(min.) pull-down resistor in the input circuit of IC. To prevent malfunction, the input wiring should be as short as possible. When using RC coupling, make the input signal level meet the turn-on and turn-off threshold voltage.
- (9) Fo output is open drain type. Fo output will be max 0.95V(@I<sub>FO</sub>=1mA,25°C), so it should be pulled up to MCU or control power supply (e.g. 5V,15V) by a resistor that makes I<sub>FO</sub>up to 1mA. (In the case of pulled up to 5V, 10kΩ is recommended.) About driving opto coupler by Fo output, please refer the application note of this series.
- (10) Fo pulse width can be set by the capacitor connected to CFO terminal.  $C_{FO}(F) = 9.1 \times 10^{-6} \text{ x t}_{FO}$  (Required Fo pulse width).
- (11) If high frequency noise superimposed to the control supply line, IC malfunction might happen and cause DIPIPM erroneous operation. To avoid such problem, line ripple voltage should meet dV/dt ≤+/-1V/µs, Vripple≤2Vp-p.
- (12) For DIPIPM, it isn't recommended to drive same load by parallel connection with other phase IGBT or other DIPIPM.
- (13) No.4 and No.25 V<sub>NC</sub> terminals (GND terminal for control supply) are connected mutually inside of DIPIPM+ and also No.6 and No.16 V<sub>P1</sub> terminals are connected mutually inside, please connect either No.4 or No.25 terminal to GND and also connect either No.6 or No.16 terminal to supply and make the unused terminal leave no connection.

Fig. 7 MCU I/O Interface Circuit



Note)

Design for input RC filter depends on the PWM control scheme used in the application and the wiring impedance of the printed circuit board. But because noisier in the application for 1200V rating, it is strongly recommended to insert RC filter. (Time constant: over 100ns. e.g.  $100\Omega$ , 1000pF)

The DIPIPM input signal interface integrates a min.  $3.3k\Omega$  pull-down resistor. Therefore, when using RC filter, be careful to satisfy turn-on threshold voltage requirement.

Fo output is open drain type. It should be pulled up to the positive side of 5V or 15V power supply with the resistor that limits Fo sink current  $I_{Fo}$  under 1mA. In the case of pulling up to 5V supply, over  $5.1k\Omega$  is needed. (10k $\Omega$  is recommended.)

Fig. 8 Pattern Wiring Around the Shunt Resistor



Low inductance shunt resistor like surface mounted (SMD) type is recommended.



## TRANSFER MOLDING TYPE INSULATED TYPE

### Fig. 9 External SC Protection Circuit with Using Three Shunt Resistors



- (1) It is necessary to set the time constant R<sub>f</sub>C<sub>f</sub> of external comparator input so that IGBT stop within 2μs when short circuit occurs. SC interrupting time might vary with the wiring pattern, comparator speed and so on.
- (2) The threshold voltage Vref should be set up the same rating of short circuit trip level (Vsc(ref) typ. 0.48V).
- (3) Select the external shunt resistance so that SC trip-level is less than specified value.
- (4) To avoid malfunction, the wiring A, B, C should be as short as possible.
- (5) The point D at which the wiring to comparator is divided should be near the terminal of shunt resistor.
- (6) OR output high level should be over 0.505V (=maximum Vsc(ref)).
- (7) GND of Comparator, Vref circuit and Cf should be not connected to noisy power GND but to control GND wiring.

## TRANSFER MOLDING TYPE INSULATED TYPE

Fig. 10 PCB through-hole pattern

The recommended through-hole positions and diameters layout are shown.



Fig. 11 Package Outlines

Dimensions in mm



### Important Notice

The information contained in this datasheet shall in no event be regarded as a guarantee of conditions or characteristics. This product has to be used within its specified maximum ratings, and is subject to customer's compliance with any applicable legal requirement, norms and standards.

Except as otherwise explicitly approved by Mitsubishi Electric Corporation in a written document signed by authorized representatives of Mitsubishi Electric Corporation, our products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

In usage of power semiconductor, there is always the possibility that trouble may occur with them by the reliability lifetime such as Power Cycle, Thermal Cycle or others, or when used under special circumstances (e.g. condensation, high humidity, dusty, salty, highlands, environment with lots of organic matter / corrosive gas / explosive gas, or situations which terminals of semiconductor products receive strong mechanical stress). Therefore, please pay sufficient attention to such circumstances. Further, depending on the technical requirements, our semiconductor products may contain environmental regulation substances, etc. If there is necessity of detailed confirmation, please contact our nearest sales branch or distributor.

The contents or data contained in this datasheet are exclusively intended for technically trained staff. Customer's technical departments should take responsibility to evaluate the suitability of Mitsubishi Electric Corporation product for the intended application and the completeness of the product data with respect to such application. In the customer's research and development, please evaluate it not only with a single semiconductor product but also in the entire system, and judge whether it's applicable. As required, pay close attention to the safety design by installing appropriate fuse or circuit breaker between a power supply and semiconductor products to prevent secondary damage. Please also pay attention to the application note and the related technical information.

Publication Date: May 2025

## Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- •These materials are intended as a reference to assist our customers in the selection of the Mitsubishi Electric Semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- •Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- •All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Electric Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
- Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Electric Semiconductor home page (http://www.MitsubishiElectric.com/semiconductors/).
- •When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- •Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Electric Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- •The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- •If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
- Any diversion or re-export contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- •Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Electric Semiconductor product distributor for further details on these materials or the products contained therein.

© MITSUBISHI ELECTRIC CORPORATION. ALL RIGHTS RESERVED. DIPIPM and CSTBT are trademarks of MITSUBISHI ELECTRIC CORPORATION.